## **CALL FOR PAPERS**

# **ISLPED 2015**

# **INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN**



http://www.islped.org Rome, Italy July 22 – July 24, 2015



Information: islped@islped.org Follow us on Twitter: @islped

**Organizing Committee and** Symposium Officers:

### **General Co-Chairs**

Luca Benini, Univ. of Bologna luca.benini@unibo.it Renu Mehra, Synopsys renu@synopsys.com Mauro Olivieri, Sapienza Univ. olivieri@diet.uniroma1.it

**Program Co-Chairs** Ruchir Puri, IBM

ruchir@us.ibm.com Vijay Raghunathan, Purdue Univ. vr@purdue.edu

Local Arrangement Chair

Alessandro Trifiletti, Sapienza Univ. alessandro.trifiletti@diet.uniroma1.it

**Industry Liaison** 

David Garrett, Broadcom garrettd@broadcom.com

John Biggs, ARM John.Biggs@arm.com

### **Publicity Co-Chairs**

Andreas Burg, EPFL andreas.burg@epfl.ch Deming Chen, UIUC dchen@ illinois.edu Baris Taskin, Drexel University taskin@coe.drexel.edu

#### **Publication Chair**

Paul Wesling, IEEE p.wesling@ieee.org

Industrial Design Track Co-Chairs

Edith Beigne, CEA-Leti edith.beigne@cea.fr Juergen Karmann, Infineon

# juergen.karmann@infineon.com

**Design Contest Co-Chairs** 

Alberto Macii, Politecnico di Torino alberto.macii@polito.it Hiroki Matsutani, Keio University

matutani@arc.ics.keio.ac.jp

### Treasurer

Yu Wang, Tsinghua University vu-wang@mail.tsinghua.edu.cn

#### Web Chair

Theo Theocharides, Univ. of Cyprus ttheocharides@ucy.ac.cy

#### Local Staff

Francesco Menichelli, Sapienza U. Antonio Mastrandrea, Sapienza U. Zia Abbas Zaidi, Sapienza Univ. Usman Khalid, Sapienza Univ. Monica Coppola, FREEnergy

Sponsored by the IEEE Circuits and Systems Society (CASS) and the ACM Special Interest Group on Design Automation (SIGDA).

The International Symposium on Low Power Electronics and Design (ISLPED) is the premier forum for presentation of innovative research in all aspects of low power electronics and design, ranging from process technologies and analog/digital circuits, simulation and synthesis tools, system-level design and optimization, to system software and applications. Specific topics include, but are not limited to, the following three main tracks and sub-areas:

| 1. Technology, Circuits, and Architecture                                                                                                                                                                                                                                                                                                        | 2. CAD, Systems, and Software                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>1.1. Technologies</b><br>Low-power technologies for Device, Interconnect, Logic,<br>Memory, 2.5/3D, Cooling, Harvesting, Sensors, Optical,<br>Printable, Biomedical, Battery, and Alternative energy<br>storage devices.                                                                                                                      | <b>2.1. CAD Tools and Methodologies</b><br>CAD tools and methodologies for low-power and thermal-<br>aware design addressing power estimation, optimization,<br>reliability and variation impact on power, and power-down<br>approaches at all levels of design abstraction: physical,<br>circuit, gate, register transfer, behavior, and algorithm.                                                                                        |
| 1.2. Circuits                                                                                                                                                                                                                                                                                                                                    | 2.2. Systems and Platforms                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Low-power digital circuits for Logic, Memory, Reliability,<br>Clocking, Power gating, Resiliency, Near-threshold and Sub-<br>threshold, Variability, and Digital assist schemes; Low-power<br>analog/mixed-signal circuits for Wireless, RF, MEMS, AD/DA<br>Converters, I/O, PLLs/DLLS, Imaging, DC-DC converters,<br>and Analog assist schemes. | Low-power, power-aware, and thermal-aware system design<br>and platforms for microprocessors, DSPs, embedded<br>systems, FPGAs, ASICs, SoCs, heterogeneous computing,<br>data-center power delivery and cooling, and system-level<br>power implications due to reliability and variability.                                                                                                                                                 |
| <b>1.3. Logic and Architecture</b><br>Low-power logic and microarchitecture for SoC designs,<br>Processor cores (compute, graphics and other special<br>purpose cores), Cache, Memory, Arithmetic/Signal<br>processing, Cryptography, Variability, Asynchronous design,<br>and Non-conventional computing.                                       | <b>2.3. Software and Applications</b><br>Energy-efficient, energy-aware, and thermal-aware system<br>software and application design including scheduling and<br>management, power optimizations through HW/SW<br>interactions, and emerging low power applications such as<br>approximate and brain-inspired computing, the Internet-of-<br>Things (IoT), wearable computing, body-area/in-body<br>networks, and wireless sensor networks. |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### 3. Industrial Design Track (New Initiative for 2015)

### 3.1. Industry Perspectives

For the first time, ISLPED'15 solicits papers for an "Industrial Design" track to reinforce interaction between the academic research community and industry. Industrial Design track papers have the same submission deadline as regular papers and should focus on similar topics, but are expected to provide a complementary perspective to academic research by focusing on challenges, solutions, and lessons learnt while implementing industrial-scale designs. In addition to purely hardwarefocused papers, papers describing power optimizations through an interaction of hardware and software are also welcome.

Submissions on new topics: emerging technologies, architectures/platforms, and applications are particularly encouraged.

Technical Paper Submissions Deadline: Abstract registration by Feb 22, 2015; Full paper by March 1, 2015 Invited Talk, Panel, and Embedded Tutorial Proposals Deadline: April 1, 2015 Notification of Paper Acceptance: May 1, 2015 Submission of Camera-Ready Papers: June 1, 2015

Submissions should be full-length papers of up to 6 pages (PDF format, double-column, US letter size, using the IEEE Conference format, available at http://www.ieee.org/conferences events/conferences/publishing/templates.html), including all illustrations, tables, references, and an abstract of no more than 250 words. Submissions must be anonymous. Submissions exceeding 6 pages or identifying the authors, either directly or through explicit references to their prior work, will be automatically rejected. More information about paper submission can be found at http://www.islped.org.

Submitted papers must describe original work that has not been published/accepted or currently under review by another journal, conference, symposium, or workshop at the same time. Accepted papers will be published in the Symposium Proceedings and included in IEEE Xplore and the ACM Digital Library. ISLPED'15 will present two Best Paper Awards based on the ratings of reviewers and a panel of judges.

There will be several invited talks by industry and academic thought leaders on key issues in low power electronics and design. The Symposium may also include embedded tutorials to provide attendees with the necessary background to follow recent research results, as well as panel discussions on future directions in low power electronics and design. Proposals for invited talks, embedded tutorials, and panels should be sent by email to the ISLPED'15 Technical Program Co-Chairs, Vijay Raghunathan (vr@purdue.edu) and Ruchir Puri (ruchir@us.ibm.com) by the deadline listed above.

Participants interested in exhibiting at the Symposium should contact the General Co-Chairs by May 1, 2015.