DSD 2013
Date: Sep 04, 2013 7:00 am – Sep 06, 2013 4:00 pm
Location: Santander, Spain
The 16th Euromicro Conference on Digital System Design (DSD) addresses all aspects of (embedded, pervasive and high-performance) digital and mixed hardware/software system engineering, covering the whole design trajectory from requirement specification down to micro-architectures, digital circuits and their VLSI implementations. It is a discussion forum for researchers and engineers from academia and industry working on state investigations, developments and applications.
It focuses on today’s and future challenging applications, advanced system architectures, application analysis and parallelization for embedded and high-performance hardware and software system-level design, design automation methods and tools for all design levels, as well as, on modern implementation technologies from full custom in nanometer technology nodes, through FPGAs, to multi-core infrastructures. It covers a multitude of highly relevant design aspects from system, hardware and embedded-software specification, modeling, analysis, synthesis and validation, through system adaptability, security, dependability and fault tolerance, to system energy consumption minimization and multi-objective optimization.
MAIN TOPICS (DETAILED DESCRIPTIONS IN THE CONFERENCE WEB SITE)
- T1: (APP) Applications of (embedded) digital systems.
- T2: (AP-HwSw) Application analysis and parallelization for embedded and high-performance design.
- T3: (SMVT) System, hardware and embedded-software specification, modeling, verification and test.
- T4: (SHES) System, hardware and embedded software design and automatic synthesis.
- T5: (SoC & NoC) Systems-on-a-chip and networks-on-a-chip.
- T6: (RC) Programmable/re-configurable/adaptable architectures.
- T7: (ET) Important issues introduced by emerging technologies.
SPECIAL SESSIONS/ORGANIZERS
- SS1: (FDR) Flexible Digital Radio – Dominique Noguet (CEA – Minatec, FR)
- SS2: (MSDA) Multicore Systems: Design and Applications – Julio Sahuquillo (UPV Valencia, ES)
- SS3: (DTDS) Dependability and Testing of Digital Systems – Hana Kubatova (CTU Prague, CZ)
- SS4: (FTDSD) Fault Tolerance in Digital Systems Design – Zdenek Kotasek (TU Brno, CZ)
- SS5: (E3S) Energy-Efficient Embedded Systems – Twan Basten (TU Eindhoven, NL)
- SS6: (AHSA) Architectures and Hardware for Security Applications – Paris Kitsos (Hellenic Open U, GR)
- SS7: (MoRPS) Monitoring and Reconfiguration of Parallel Systems – E. Nigussie, P. Lijeberg (U Turku, FI)
- SS8: (DCPS) Design of Heterogeneous Cyber-Physical Systems – Davide Quaglia (U Verona, IT)
- SS9: (EPDSD) European Projects in Digital System Design – F. Leporati (U Pavia, IT), L. Jozwiak (TUE, NL)
DSD STEERING COMMITTEE
Lech Jozwiak (TU Eindhoven, NL) - Chairman
Krzysztof Kuchcinski (U Lund, SE)
António Nuñez (IUMA/ULPGC, ES)
Francesco Leporati (U Pavia, IT)
DSD 2013 PROGRAM CHAIRS
José Silva Matos (U Porto, PT) – Chair
Francesco Leporati (U Pavia, IT) – Co-chair
DSD 2013 GENERAL CHAIR
Eugenio Villar (U Cantabria, ES)
DSD PROGRAM COMMITTEE
P. Athanas (Virginia Tech, US)
H. Basson (U. Littoral, FR)
T. Basten (TU Eindhoven, NL)
L. Benini (U. Bologna, IT)
M. Berekovic (Braunschweig, DE)
N. Bergman (U Queensland, AU)
C. Bouganis (Imp. Coll., UK)
P. Carballo (ULPGC, ES)
L. Chen (NTU, TW)
T. Chen (Colorado St., US)
R. Corvino (TU Eindhoven, NL)
G. Danese (U Pavia, IT)
B. De Sutter (U Ghent, BE)
J. Dekeyser (INRIA, FR)
R. Drechsler (U Bremen, DE)
N. Dutt (U Cal, US)
L. Fanucci (U Pisa, IT)
J. Ferreira (U Porto, PT)
M. Figueroa (U Concepcion, CL)
V. Goulart (U Kyushu, JP)
J. Haid (Infineon, AT)
I. Hamzaoglu (U Sabanci, TR)
D. Houzet (Grenoble IT, FR)
L. Jozwiak (TU Eindhoven, NL)
B. Juurlink (TU Berlin, DE)
K. Kent (U New Brunswick, CN)
P. Kitsos (Hellenic Open U, GR)
Z. Kotasek, (TU Brno, CZ)
H. Kubatova (CTU Prague, CZ)
K. Kuchcinski (U Lund, SE)
S. Kumar (U Jonkoping, SE)
A. Lastovetsky (U Coll Dublin, IE)
F. Leporati (U Pavia, IT)
I. Levin (U Tel-Aviv, IL)
S. Lopez (ULPGC, ES)
W. Luk (Imp Coll, UK)
E. Martins (U Aveiro, PT)
J. Matos (U Porto, PT)
H. Michail (UT Cyprus, CY)
T. Mitra (U Singapore)
V. Muthukumar (U Nevada, US)
N. Nedjah (U Rio de Janeiro, BR)
H. Neto (UT Lisboa, PT)
S. Niar (U Valenciennes, FR)
D. Noguet (CEA, FR)
A. Nuñez (ULPGC, ES)
A. Orailoglu (U Cal San Diego, US)
O. Ozturk (U Bilkent, TR)
A. Pawlak (ITE&SUT, PL)
K. Popovici (Mathworks, US)
A. Postula (U Queensland, AU)
Y. Qu (Renesas Mobile, FI)
D. Quaglia (U Verona, IT)
J. Sahuquillo (U Pol Valencia, ES)
T. Sasao (Kyushu IT, JP)
J. Schmidt (CTU Prague, CZ)
A. Shrivastava (U Arizona, US)
C. Silvano (Pol Milano, IT)
N. Sklavos (TEI Patras, GR)
L. Sousa (UT Lisboa, PT)
W. Stechele (TU Munich, DE)
A. Tokarnia (U Campinas, BR)
R. Ubar (IT Tallin, EE)
M. Valero (U Pol Catalunya, ES)
M. Velev (Aries Design, US)
H. Vierhaus (BTU Cottbus, DE)
F. Leporati (U Pavia, IT),
L. Jozwiak (TUE, NL)
E. Villar (U Cantabria, ES)
S. Vitabile (U. Palermo, IT)
C. Wolinski (IRISA, FR)
A. Yurdakul (U Bogazici, TR)
Submitted by Anonymous
on
Date: Sep 04, 2013 7:00 am – Sep 06, 2013 4:00 pm
Location: Santander, Spain
The 16th Euromicro Conference on Digital System Design (DSD) addresses all aspects of (embedded, pervasive and high-performance) digital and mixed hardware/software system engineering, covering the whole design trajectory from requirement specification down to micro-architectures, digital circuits and their VLSI implementations. It is a discussion forum for researchers and engineers from academia and industry working on state investigations, developments and applications.
It focuses on today’s and future challenging applications, advanced system architectures, application analysis and parallelization for embedded and high-performance hardware and software system-level design, design automation methods and tools for all design levels, as well as, on modern implementation technologies from full custom in nanometer technology nodes, through FPGAs, to multi-core infrastructures. It covers a multitude of highly relevant design aspects from system, hardware and embedded-software specification, modeling, analysis, synthesis and validation, through system adaptability, security, dependability and fault tolerance, to system energy consumption minimization and multi-objective optimization. MAIN TOPICS (DETAILED DESCRIPTIONS IN THE CONFERENCE WEB SITE)- T1: (APP) Applications of (embedded) digital systems.
- T2: (AP-HwSw) Application analysis and parallelization for embedded and high-performance design.
- T3: (SMVT) System, hardware and embedded-software specification, modeling, verification and test.
- T4: (SHES) System, hardware and embedded software design and automatic synthesis.
- T5: (SoC & NoC) Systems-on-a-chip and networks-on-a-chip.
- T6: (RC) Programmable/re-configurable/adaptable architectures.
- T7: (ET) Important issues introduced by emerging technologies.
- SS1: (FDR) Flexible Digital Radio – Dominique Noguet (CEA – Minatec, FR)
- SS2: (MSDA) Multicore Systems: Design and Applications – Julio Sahuquillo (UPV Valencia, ES)
- SS3: (DTDS) Dependability and Testing of Digital Systems – Hana Kubatova (CTU Prague, CZ)
- SS4: (FTDSD) Fault Tolerance in Digital Systems Design – Zdenek Kotasek (TU Brno, CZ)
- SS5: (E3S) Energy-Efficient Embedded Systems – Twan Basten (TU Eindhoven, NL)
- SS6: (AHSA) Architectures and Hardware for Security Applications – Paris Kitsos (Hellenic Open U, GR)
- SS7: (MoRPS) Monitoring and Reconfiguration of Parallel Systems – E. Nigussie, P. Lijeberg (U Turku, FI)
- SS8: (DCPS) Design of Heterogeneous Cyber-Physical Systems – Davide Quaglia (U Verona, IT)
- SS9: (EPDSD) European Projects in Digital System Design – F. Leporati (U Pavia, IT), L. Jozwiak (TUE, NL)
DSD STEERING COMMITTEE
Lech Jozwiak (TU Eindhoven, NL) - Chairman
Krzysztof Kuchcinski (U Lund, SE) António Nuñez (IUMA/ULPGC, ES)
Francesco Leporati (U Pavia, IT) DSD 2013 PROGRAM CHAIRS
José Silva Matos (U Porto, PT) – Chair
Francesco Leporati (U Pavia, IT) – Co-chair
DSD 2013 GENERAL CHAIR Eugenio Villar (U Cantabria, ES) DSD PROGRAM COMMITTEE P. Athanas (Virginia Tech, US)
H. Basson (U. Littoral, FR) T. Basten (TU Eindhoven, NL)
L. Benini (U. Bologna, IT) M. Berekovic (Braunschweig, DE)
N. Bergman (U Queensland, AU)
C. Bouganis (Imp. Coll., UK) P. Carballo (ULPGC, ES)
L. Chen (NTU, TW) T. Chen (Colorado St., US) R. Corvino (TU Eindhoven, NL)
G. Danese (U Pavia, IT) B. De Sutter (U Ghent, BE)
J. Dekeyser (INRIA, FR) R. Drechsler (U Bremen, DE)
N. Dutt (U Cal, US) L. Fanucci (U Pisa, IT) J. Ferreira (U Porto, PT) M. Figueroa (U Concepcion, CL)
V. Goulart (U Kyushu, JP) J. Haid (Infineon, AT) I. Hamzaoglu (U Sabanci, TR)
D. Houzet (Grenoble IT, FR) L. Jozwiak (TU Eindhoven, NL)
B. Juurlink (TU Berlin, DE) K. Kent (U New Brunswick, CN)
P. Kitsos (Hellenic Open U, GR)
Z. Kotasek, (TU Brno, CZ) H. Kubatova (CTU Prague, CZ)
K. Kuchcinski (U Lund, SE) S. Kumar (U Jonkoping, SE) A. Lastovetsky (U Coll Dublin, IE)
F. Leporati (U Pavia, IT) I. Levin (U Tel-Aviv, IL)
S. Lopez (ULPGC, ES)
W. Luk (Imp Coll, UK) E. Martins (U Aveiro, PT)
J. Matos (U Porto, PT) H. Michail (UT Cyprus, CY)
T. Mitra (U Singapore) V. Muthukumar (U Nevada, US)
N. Nedjah (U Rio de Janeiro, BR)
H. Neto (UT Lisboa, PT) S. Niar (U Valenciennes, FR)
D. Noguet (CEA, FR) A. Nuñez (ULPGC, ES) A. Orailoglu (U Cal San Diego, US)
O. Ozturk (U Bilkent, TR) A. Pawlak (ITE&SUT, PL) K. Popovici (Mathworks, US) A. Postula (U Queensland, AU)
Y. Qu (Renesas Mobile, FI) D. Quaglia (U Verona, IT) J. Sahuquillo (U Pol Valencia, ES)
T. Sasao (Kyushu IT, JP) J. Schmidt (CTU Prague, CZ)
A. Shrivastava (U Arizona, US)
C. Silvano (Pol Milano, IT) N. Sklavos (TEI Patras, GR)
L. Sousa (UT Lisboa, PT) W. Stechele (TU Munich, DE)
A. Tokarnia (U Campinas, BR)
R. Ubar (IT Tallin, EE) M. Valero (U Pol Catalunya, ES)
M. Velev (Aries Design, US) H. Vierhaus (BTU Cottbus, DE)
F. Leporati (U Pavia, IT),
L. Jozwiak (TUE, NL) E. Villar (U Cantabria, ES)
S. Vitabile (U. Palermo, IT)
C. Wolinski (IRISA, FR) A. Yurdakul (U Bogazici, TR)
Submitted by Anonymous
on